### Display control This module reads screen data from the External RAMs (D1208, D1209 or D1218) and sends it to the LCD. It also sends line pulses LINECL (17 kHz) and frame pulses FRAME (70 Hz). This screen data, consisting of for example cursor and grid information, is stored in External RAMs as bitplane information. The trace data is stored as a value for every vertical line on the LCD. This data is converted to bitplane data and added to the cursor and grid information. The display control module also makes it possible to change the dotsize of the signal displayed and to use dot joining. ## Decoding and synchronization (DESY) The DESY section is the decoder for the D-ASIC's internal addresses. This module also synchronises the microprocessor with the D-ASIC's Display control module, as both access the same Acquisition RAM. # Digital to analog converters (DACs) The DACs module contains 10 one-bit pulse width modulated monotonous DACs, whose resolution ranges from five to ten bits. The DACs are used to control level shifting, analog trigger level, LCD contrast and the generator function (see section 3.4.7). #### External RAMs One of the following RAMs can be mounted: D1208 (HM62256AR, 32K\*8), D1218 (M5M5256BRV, 32K\*8), or D1209 (HM628128AR, 128K\*8). The RAM contains: - bitplane data for the LCD picture - text, to be used on the display - data in RECORD mode - data in A versus B mode (A= ↑ B= → ) - bitplane data used while making a printout of the screen #### Ram Power circuit The External RAM and the Standard RAM are powered by the RAM Power circuit. The RAM Power circuit is fed directly by the batteries, independently of the main power supply. The RAM Power circuit is a simple oscillator, used to generate a stabilised voltage +VRAM out of the battery voltage -VBAT. The basic oscillator circuit is shown in figure 3.4. Figure 3.4 Oscillator RAM Power circuit Input B of Schmitt input NAND D1310 is connected to ground. When the voltage on input A is also "low", the output C will become "high". Capacitor C1311 will charge via R1310. After some time input A will become "high", resulting in a "low" output C. Capacitor C1311 will then discharge via resistor R1310. The generated output pulses are buffered and converted into a DC voltage by C1312, V1310 and C1313. The output voltage +VRAM is fed back to the NAND input A, via several transistors (voltage gap). If the output voltage +VRAM has reached the correct value, the pulse train at NAND output C is stopped via this feedback (see figure 3.6).